Gate-Level Design Methodology for Side-Channel Resistant Logic Styles Using TFETs
Delgado Lozano, Ignacio M.; Tena-Sánchez, Erica; Núñez, Juan; Acosta, Antonio J. (2021-10-25)
Delgado Lozano, Ignacio M.
Tena-Sánchez, Erica
Núñez, Juan
Acosta, Antonio J.
25.10.2021
IEEE Embedded Systems Letters
This publication is copyrighted. You may download, display and print it for Your own personal use. Commercial use is prohibited.
Julkaisun pysyvä osoite on
https://urn.fi/URN:NBN:fi:tuni-202111168443
https://urn.fi/URN:NBN:fi:tuni-202111168443
Kuvaus
Peer reviewed
Tiivistelmä
The design of secure circuits in emerging technologies is an appealing area that requires new efforts and attention as an effective solution to secure applications with power constraints. The paper deals with the optimized design of DPA-resilient hiding-based techniques, using Tunnel Field-Effect Transistors (TFETs). Specifically, proposed TFET implementations of Dual-Precharge-Logic primitives optimizing their computation tree in three different ways, are applied to the design of PRIDE Sbox-4, the most vulnerable block of the PRIDE lightweight cipher. The performance of simulation-based DPA attacks on the proposals have shown spectacular results in security gain (34 out of 48 attacks fail for optimized computation trees in TFET technology) and power reduction (x25), compared to their CMOS-based counterparts in 65nm, which is a significant advance in the development of secure circuits with TFETs.
Kokoelmat
- TUNICRIS-julkaisut [23480]